

#### LAYOUT ENGINEER Curriculum Vitae

### Educational

| Title                                           | Date (since-to) | Institute                                          | Activities                                                                                                   |
|-------------------------------------------------|-----------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| High School<br>Graduate                         | 2004-2009       | Scientific High School<br>Galileo Galilei, PA, ITA | Graduation marks: 90/100                                                                                     |
| Bachelor degree<br>in Electronic<br>Engineering | 2009-20016      | University of Palermo,<br>ITA                      | Basics of analog and digital electronics and data communications.                                            |
|                                                 |                 |                                                    | Graduation marks:<br>95/110                                                                                  |
| Masters degree in<br>Electronic<br>Engineering  | 2009-2016       | University of Modena,<br>ITA                       | Design of Analog and<br>Digital ICs.<br>Layout of Analog ICs<br>Semiconductor devices.<br>Power electronics. |
|                                                 |                 |                                                    | Graduation marks:<br>110/110                                                                                 |
|                                                 |                 |                                                    | <b>Thesis Project:</b><br>design and layout of a<br>Li-Fi transmitter in 350nm<br>techn.                     |

# Foreign Languages

| Language | Knowledge                             |
|----------|---------------------------------------|
| English  | Certification "Trinity-level 10 (C1)" |
| French   | Basic (school) level                  |

# **Work Experience**

| THORN EXperience     |              |               |                                     |  |
|----------------------|--------------|---------------|-------------------------------------|--|
| Company              | Date (since- | Job title     | Main Activities                     |  |
|                      | to)          |               |                                     |  |
| Silis s.r.l., Parma, | May 2019 -   | Analog Layout | Layout of a Baseband LTE receiver   |  |
| ITA, design          | today        | Engineer      | (NB-IoT) in 28nm SOI:               |  |
| and consulting       |              |               | -Operational Amplifier,             |  |
| company              |              |               | -Variable gain amplifier            |  |
| (www.silis.it)       |              |               | $-\Sigma\Delta$ A/D converter       |  |
|                      |              |               | -Centralized Bias                   |  |
|                      |              |               | -High frequency decimator (digital) |  |
|                      |              |               | -Test mode control block (digital)  |  |
|                      |              |               | -Padring                            |  |

# IT/CAD knowledge

| Category                      | Applications                              |  |  |  |
|-------------------------------|-------------------------------------------|--|--|--|
| Design and Simulation Systems | Systems CadenceTM Virtuoso Composer       |  |  |  |
|                               | and ADE flow up to 6.0, ADE-L, SpectreTM, |  |  |  |
|                               | Multisim                                  |  |  |  |
| Analog IC layout              | Cadence Virtuoso Layout/Layout XL flow,   |  |  |  |
|                               | Assura (DRC/LVS)                          |  |  |  |
|                               | Mentor Graphics: Calibre (DRC/LVS)        |  |  |  |
|                               | Synopsis: StarRC (parasitic extraction)   |  |  |  |
| Digital IC design             | VHDL language and programming (basic).    |  |  |  |
| Other Tools                   | CST, Matlab, LabView                      |  |  |  |
| Other Programming Languages   | Basic C                                   |  |  |  |

### Job skills

| Category                          | Applications                                                                                                        |  |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------|--|
| Analog IC layout                  | Analog layout in CMOS technologies (full layout flow with                                                           |  |
|                                   | Cadence/Mentor/Synopsis tools).                                                                                     |  |
| Analog IC design                  | Design methodology of low power/voltage analog cells.                                                               |  |
| Lab testing                       | Basic knowledge of standard lab instrumentation.                                                                    |  |
| Relational skills and flexibility | Availability to travel abroad, good relational skills, able to work in dynamic environment with flexible timetable. |  |

I hereby authorize the use of my personal details only for circulation within the company.